UPM Institutional Repository

FPGA implementation of the complex division in digital predistortion linearizer


Citation

Mohammady, Somayeh and Varahram, Pooria and Mohd Sidek, Roslina and Hamidon, Mohd Nizar and Sulaiman, Nasri (2010) FPGA implementation of the complex division in digital predistortion linearizer. Australian Journal of Basic and Applied Sciences, 4 (10). pp. 5028-5037. ISSN 1991-8178

Abstract

Since division is not a standard operation for DSP processors and because it can be implemented in several different ways, there is no specific algorithm clearly to choose. It all depends on the requirements, such as accuracy, size and speed. A few suitable algorithms should be selected and implemented in VHDL for evaluation. The implementation is expected to be a part of an existing baseband processor and should be able to handle the high speed requirements while keeping the size down. Here we implement complex division based on Newton Raphson method. This divider will be used in the Digital Predistortion for adaptation of the power amplifiers. Based on the requirements of the input signal, the divider that is implemented here has different features and makes it suitable for digital communication where we deal with complex values. The results of simulation show improvement in hardware resources as compare to other methods.


Download File

[img]
Preview
Text (Abstract)
FPGA implementation of the complex division in digital predistortion linearizer.pdf

Download (36kB) | Preview

Additional Metadata

Item Type: Article
Divisions: Faculty of Engineering
Publisher: American-Eurasian Network for Scientific Information
Keywords: Division; DSP; VHDL; Digital predistortion
Depositing User: Nabilah Mustapa
Date Deposited: 10 Apr 2019 01:49
Last Modified: 10 Apr 2019 01:49
URI: http://psasir.upm.edu.my/id/eprint/14812
Statistic Details: View Download Statistic

Actions (login required)

View Item View Item