UPM Institutional Repository

Energy-performance optimization via P/N ratio sizing with full diffusion layout structure and standard cell height tuning in near-threshold voltage operation


Citation

Lim, Yang Wei and Kamsani, Noor Ain and Mohd Sidek, Roslina and Hashim, Shaiful Jahari and Rokhani, Fakhrul Zaman (2022) Energy-performance optimization via P/N ratio sizing with full diffusion layout structure and standard cell height tuning in near-threshold voltage operation. IEEE Access, 11. pp. 12536-12546. ISSN 2169-3536

Abstract

In recent decades, near-threshold voltage (NTV) design has become a well-known technique for improving the energy efficiency of digital integrated circuits. However, scaling down the operating voltage to the NTV raises two major challenges for robust operation: process variability and performance degradation. In this study, we propose a joint optimization technique for standard cell design to address the challenge of performance degradation in NTV design. The standard cell P/N ratio (PMOS width to NMOS width ratio) is being sized to maximize the performance with the constraint of a full diffusion (FD) layout structure, and the standard cell height is jointly optimized to further improve the circuits performance or energy consumption. Increasing the standard cell height improves the circuit performance at the cost of higher energy consumption, whereas lowering the standard cell height sacrifices the circuits performance for better energy saving. The results showed that implementing the taller library (14-track) in an AMBA high-speed bus (AHB) controller circuit can improve performance by up to 4.5. The shortest library (7-track) resulted in 55 energy savings in the same circuit implementation. The test chip fabricated in 110-nm CMOS technology demonstrated successful operation of 8051 microcontroller down to 0.6V with the custom-designed 7-track library. The measurement results showed 4.3X energy saving compared to the operation at a supply voltage of 1.2V.


Download File

Full text not available from this repository.
Official URL or Download Paper: https://ieeexplore.ieee.org/document/9994729/

Additional Metadata

Item Type: Article
Divisions: Faculty of Engineering
DOI Number: https://doi.org/10.1109/access.2022.3230897
Publisher: IEEE
Keywords: Cmos digital integrated circuit; Energy efficiency; Near-threshold voltage; P/n ratio optimization; Standard cell height; Industry; Innovation and infrastructure
Depositing User: Ms. Nur Aina Ahmad Mustafa
Date Deposited: 07 Oct 2024 01:51
Last Modified: 07 Oct 2024 01:51
Altmetrics: http://www.altmetric.com/details.php?domain=psasir.upm.edu.my&doi=10.1109/access.2022.3230897
URI: http://psasir.upm.edu.my/id/eprint/107683
Statistic Details: View Download Statistic

Actions (login required)

View Item View Item