UNIVERSITI PUTRA MALAYSIA

FABRICATION AND CHARACTERIZATION OF 0.5-um MOSFET BULK SILICON TECHNOLOGY ON THICK BONDED SILICON-ON-INSULATOR SUBSTRATE

WAN FAZLIDA HANIM ABDULLAH

FK 2003 12
FABRICATION AND CHARACTERIZATION OF 0.5-µm MOSFET BULK SILICON TECHNOLOGY ON THICK BONDED SILICON-ON-INSULATOR SUBSTRATE

By

WAN FAZLIDA HANIM ABDULLAH

Thesis submitted to the School of Graduate Studies, Universiti Putra Malaysia in Fulfillment of the Requirement for the Degree of Master of Science

March 2003
Abstract of thesis presented to the Senate of Universiti Putra Malaysia in fulfilment of the requirements for the degree of Master of Science

FABRICATION AND CHARACTERIZATION OF 0.5-μm MOSFET BULK SILICON TECHNOLOGY ON THICK BONDED SILICON-ON-INSULATOR SUBSTRATE

By

WAN FAZLIDA HANIM ABDULLAH

March 2003

Chairman : Dr. Roslina Mohd Sidek
Faculty : Engineering

The effect of thick film Silicon-On-Insulator (SOI) substrate on device fabrication and performance is studied. Enhancement-type Partially-Depleted SOI MOS device is fabricated on bonded SOI (BSOI) substrate based on bulk silicon MIMOS 0.5 μm CMOS technology with full compatibility maintained. The substrate employed is commercially available with the specification 1.5 μm silicon device layer with ±0.5 μm within wafer variation on 2 μm buried oxide achieved by bonding followed by mechanical thinning.

Prior to device fabrication, sacrificial oxidation is applied to adjust the top silicon layer thickness. Throughout the fabrication, monitoring steps using spectroscopic reflectometry technique are taken in ensuring enough silicon thickness is left on the top BSOI surface for device construction. To allow comparison of substrate effects, bulk silicon substrates are included in the fabrication as control wafers.
Three main electrical parameters were extracted from all sites of all the wafers. Bonded SOI (BSOI) substrate is observed to undesirably increase threshold voltage and decrease drive current capability. Sacrificial oxidation technique to adjust the silicon layer thickness worsens device performance and yield. However, BSOI substrate offers much improved off-state leakage current compared to bulk devices.

Further current-voltage sweep data analysis show that BSOI substrate improves the subthreshold slope, reduces the drain-induced barrier lowering effect and improves resistance towards latchup. Peculiar device characteristics typical to Partially-Depleted SOI devices were observed from the output characteristics. These include early breakdown voltage, negative conductance in the saturation region of body-contacted devices at high gate voltages and kink effect when the body is left floating.

The results show that SOI fabrication is achievable using existing bulk silicon fabrication technology. Even though devices on BSOI substrate show certain improvements in device characteristics, the full potential of the SOI structure could not be achieved with the thickness and uniformity of the BSOI substrate applied.
Abstrak tesis yang dikemukakan kepada Senat Universiti Putra Malaysia sebagai memenuhi keperluan untuk ijazah Master Sains

FABRIKASI DAN PENCIRIAN PERANTI MOSFET 0.5-μm TEKNOLOGI SILIKON BONGKAH DI ATAS SUBSTRAT SILIKON-ATAS-PENEBAT TERIKAT

Oleh

WAN FAZLIDA HANIM ABDULLAH

Mac 2003

Pengerusi : Dr. Roslina Mohd Sidek
Fakulti : Kejuruteraan

Kajian dilakukan ke atas kesan substrat silikon-atas-penebat (SOI) lapisan silikon tebal terhadap fabrikasi dan prestasi operasi peranti. Peranti MOS jenis peningkatan separa-susut difabrikasi atas substrat SOI terikat (BSOI) berdasarkan teknologi silikon bongkah 0.5-μm CMOS hak MIMOS dengan mengekalkan keserasian proses fabrikasi sepenuhnya. Substrat SOI yang digunakan boleh diperolehi secara komersil dengan spesifikasi lapisan silikon 1.5 μm dengan variasi ± 0.5 μm di atas oksida tertanam setebal 2 μm yang disediakan menggunakan teknik pengikatan diikuti dengan penipisan mekanikal.

Sebelum pemprosesan peranti bermula, pengoksidan korban dilakukan bagi menipiskan lagi lapis silikon di atas penebat. Langkah pengawasan diambil sepanjang pemprosesan peranti bagi memastikan ketebalan yang mencukupi masih terdapat pada lapisan atas substrat untuk pembuatan peranti. Bagi membolehkan perbandingan kesan substrat dikaji, substrat silikon keseluruhan disertakan sepanjang fabrikasi sebagai wafer kawalan.

iv
Tiga parameter elektrikal utama diekstrak dari setiap tapak peranti kesemua wafer. Substrat (BSOI) memberi kesan yang tidak dingini dengan meninggikan voltan ambang dan merendahkan daya arus. Teknik penipisan lapisan silikon secara pengoksidan korban menerukkan lagi prestasi peranti dan peratusan penghasilan. Walau bagaimanapun, substrat BSOI menjadikan arus bocor status tutup jelas lebih baik berbanding peranti silikon keseluruhan.


Hasil penyelidikan menunjukkan bahawa fabrikasi peranti SOI boleh dicapai menggunakan teknologi silikon bongkah. Walaupun peranti di atas substrat BSOI mempamirkan ciri peranti tertentu yang semakin baik, potensi struktur SOI tidak dapat dimanfaatkan sepenuhnya dengan ketebalan dan ketidak-seragaman substrat BSOI yang diguna-pakai.
ACKNOWLEDGEMENTS

All praise be to Allah.

I am grateful to Dr Roslina Sidek for the supervision and making obstacles look less intimidating. To Dr Mohd Rais Ahmad of MIMOS Berhad, thank you for providing insight to research approach and support given throughout the research. I am also thankful to En Rahman Wagiran and En Nasri Sulaiman for having trust in me.

I am indebted to MIMOS Berhad for allowing academic research to be implemented in the highly sensitive, expensive and confidential environment of the wafer fabrication facility. A big thank you is all I can give to the helpful and smiling staff of MIMOS: Rofei and Dr Ismat, for all the answers to all the questions on device fabrication and simulation; Shahrul Aman, Amri and Suriani, for the training and technical support on everything under the roof of electrical testing; Ramzan, the “originator” of the SOI implementation; Azlina, for the help with Nanospec; Zaliha, for the explanations and recipe preparation on oxidation and wet etch; the FA group for SEM pictures and all who helped and supported the project.

On a personal note, I must find a place to record my gratitude to my husband for all the IT technical help which I am most hopeless at and the g rouches we enjoyed making but not enjoy paying on toll fares and petrol consumption along the way from Shah Alam up to MIMOS and UPM. Last but not least, thank you Ma for referring to all sorts of dictionaries to help me write up.
I certify that an Examination Committee met on 6th March 2003 to conduct the final examination of Wan Fazlida Hanim Abdullah on her Master of Science thesis entitled "Fabrication and Characterization of 0.5-μm MOSFET Bulk Silicon Technology on Thick Bonded Silicon-on-Insulator Substrate" in accordance with the Universiti Pertanian Malaysia (Higher Degree) Act 1980 and Universiti Pertanian Malaysia (Higher Degree) Regulations 1981. The Committee recommends that the candidate be awarded the relevant degree. Members of the Examination Committee are as:

SUDHANSHU SHEKHAR JAMUAR, Ph.D.
Professor
Faculty of Engineering
Universiti Putra Malaysia
(Chairman)

ROSLINA MOHD SIDEK, Ph.D.
Faculty of Engineering
Universiti Putra Malaysia
(Member)

MOHD RAIS AHMAD, Ph.D.
Manager
Microelectronics Laboratory
MIMOS Berhad
(Member)

RAHMAN WAGIRAN, Ph.D.
Faculty of Engineering
Universiti Putra Malaysia
(Member)

NASRI SULAIMAN, Ph.D.
Faculty of Engineering
Universiti Putra Malaysia
(Member)

GULAM RUSLIM RAIMAT ALI, Ph.D.
Professor / Deputy Dean
School of Graduate Studies
Universiti Putra Malaysia

Date: 4 APR 2003
This thesis submitted to the Senate of Universiti Putra Malaysia has been accepted as fulfillment of the requirements for the degree of Master of Science. The members of the Supervisory Committee are as follows.

**ROSLINA MOHD SIDIK, Ph.D.,**  
Lecturer  
Department of Electrical and Electronics  
Faculty of Engineering  
Universiti Putra Malaysia  
(Chairperson)

**MOHD RAIS AHMAD, Ph.D.,**  
Manager  
Microelectronics Laboratory  
MIMOS Berhad  
(Member)

**RAHMAN WAGIRAN,**  
Lecturer  
Department of Electrical and Electronics  
Faculty of Engineering  
Universiti Putra Malaysia  
(Member)

**NASRI SULAIMAN,**  
Lecturer  
Department of Electrical and Electronics  
Faculty of Engineering  
Universiti Putra Malaysia  
(Member)

---

**AINI IDERIS, Ph.D.,**  
Associate Professor  
Professor/Dean,  
School of Graduate Studies,  
Universiti Putra Malaysia

Date: 12 JUN 2003
DECLARATION

I hereby declare that the thesis is based on my original work except for quotations and citations which have been duly acknowledged. I also declare that it has not been previously or concurrently submitted for any other degree at UPM or other institutions.

Wan Fazlida Hanim Abdullah
Date:
28 MAR 2003
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Chapter</th>
<th>Topic</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>ABSTRACT</td>
<td></td>
<td>ii</td>
</tr>
<tr>
<td>ABSTRAK</td>
<td></td>
<td>iv</td>
</tr>
<tr>
<td>ACKNOWLEDGEMENTS</td>
<td></td>
<td>vi</td>
</tr>
<tr>
<td>APPROVAL</td>
<td></td>
<td>vii</td>
</tr>
<tr>
<td>DECLARATION</td>
<td></td>
<td>ix</td>
</tr>
<tr>
<td>LIST OF TABLES</td>
<td></td>
<td>xiii</td>
</tr>
<tr>
<td>LIST OF FIGURES</td>
<td></td>
<td>xiv</td>
</tr>
<tr>
<td>LIST OF ABBREVIATION</td>
<td></td>
<td>xx</td>
</tr>
</tbody>
</table>

## CHAPTER

1 INTRODUCTION
   1.1 CMOS Technology Development Summary
      1.1.1 Evolution of the MOSFET
      1.1.2 SOI CMOS Technology
   1.2 Research Objectives
   1.3 Structure of Thesis
   1.4 Conclusion

2 LITERATURE REVIEW: SOI TECHNOLOGY AND PARTIALLY-DEPLETED DEVICE CHARACTERISTICS
   2.1 SOI Wafer Technology
      2.1.1 SIMOX Technology
      2.1.2 BESOI Technology
   2.2 SOI MOSFET Device Structure
      2.2.1 Basic SOI MOSFET
      2.2.2 SOI Structure Variation
         2.2.2.1 PDSOI and FDSOI
         2.2.2.2 Inversion-Mode and Accumulation-Mode Devices
   2.3 PDSOI Device Characteristics Common to Bulk
      2.3.1 Transfer Characteristics
         2.3.1.1 Threshold Voltage
         2.3.1.2 Drain-Induced Barrier Lowering and Charge-Sharing Concept
         2.3.1.3 Punchthrough
      2.3.2 Output Characteristics
         2.3.2.1 Channel Length Modulation
         2.3.2.2 Carrier Velocity Saturation
      2.3.3 Bulk silicon CMOS Latchup
      2.3.4 Hot Carrier Effects
   2.4 Distinctive Thick-Film SOI Device Characteristics
      2.4.1 Kink Effect
      2.4.2 Bipolar Transistor Action
      2.4.3 Thermal Transient Effects
   2.5 Conclusion
### LIST OF TABLES

<table>
<thead>
<tr>
<th>Table</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.1</td>
<td>Non-classical CMOS demonstrating device architectural modification aiming towards higher performance, higher transistor density and lower power dissipation.</td>
<td>3</td>
</tr>
<tr>
<td>2.1</td>
<td>Typical requirements of silicon device layers by various applications and the corresponding thinning technologies</td>
<td>10</td>
</tr>
<tr>
<td>3.1</td>
<td>Lot pan showing 6 splits with 2 wafers assigned to each group.</td>
<td>30</td>
</tr>
<tr>
<td>3.2</td>
<td>Adjustment of silicon device layer by sacrificial oxidation.</td>
<td>37</td>
</tr>
<tr>
<td>3.3</td>
<td>Fabrication method in chronological order of 0.5 μm NMOS and PMOS on SOI substrate fabrication process based on the preparation of lot X126 runcard.</td>
<td>41</td>
</tr>
<tr>
<td>3.4</td>
<td>Physical Models Applied for ATLAS Simulation.</td>
<td>60</td>
</tr>
<tr>
<td>4.1</td>
<td>Monitoring oxide thickness to be etched on SOI substrate and bulk silicon control wafer.</td>
<td>63</td>
</tr>
<tr>
<td>4.2</td>
<td>Nanospec readings of wafers in Lot X126 during silicon thickness adjustment process.</td>
<td>63</td>
</tr>
<tr>
<td>5.1</td>
<td>Mean and spread of NMOS and PMOS VT of lot X126.</td>
<td>76</td>
</tr>
<tr>
<td>5.2</td>
<td>Mean and spread of drive current capability, IDS(on), parametric data.</td>
<td>83</td>
</tr>
<tr>
<td>5.3</td>
<td>Mean and spread values of Off-state Leakage Current parametric data.</td>
<td>84</td>
</tr>
<tr>
<td>5.4</td>
<td>Correlation factor, r, between IDS(on) and VT of lot X126 devices.</td>
<td>87</td>
</tr>
<tr>
<td>5.5</td>
<td>Correlation factor, r, between ILT and IDS(on).</td>
<td>89</td>
</tr>
<tr>
<td>5.6</td>
<td>Subthreshold swing calculation data.</td>
<td>99</td>
</tr>
<tr>
<td>5.7</td>
<td>Threshold voltage increase with applied reverse-biased source-to-substrate voltage.</td>
<td>104</td>
</tr>
<tr>
<td>5.8</td>
<td>Details of analysis on the trend line by linear regression in Figure 5.31 leading to body factor and Fermi potential parameter extraction.</td>
<td>105</td>
</tr>
<tr>
<td>5.9</td>
<td>Trigger and holding conditions of latchup characteristics presented in Figure 5.52.</td>
<td>123</td>
</tr>
</tbody>
</table>
LIST OF FIGURES

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.1</td>
<td>SIMOX Wafer Fabrication simplified.</td>
<td>8</td>
</tr>
<tr>
<td>2.2</td>
<td>Basic steps in BESOI wafer fabrication flow [ ].</td>
<td>9</td>
</tr>
<tr>
<td>2.3</td>
<td>Simplified cross-section of SOI showing CMOS sources and drains constructed on silicon device layer and surrounded by thick oxide.</td>
<td>11</td>
</tr>
<tr>
<td>2.4</td>
<td>Cross-section of SOI CMOS inverter showing the difference in the region below the channel between (i) PDSOI and (ii) FDSOI</td>
<td>11</td>
</tr>
<tr>
<td>2.5</td>
<td>Band diagram of n-channel device at threshold (i) thick-film SOI (PDSOI) (ii) thin film SOI (FDSOI) and (iii) bulk. []</td>
<td>13</td>
</tr>
<tr>
<td>2.6</td>
<td>Schematics layout of body contact (a) body ties (b) H-gate device (c) well contact linked to body [].</td>
<td>14</td>
</tr>
<tr>
<td>2.7</td>
<td>Simplified cross-section of PMOS device showing the difference in the doping at the channel region between inversion-mode and accumulation-mode device.</td>
<td>15</td>
</tr>
<tr>
<td>2.8</td>
<td>Source-drain depletion regions reaching each other for the case of (i) surface punchthrough (ii) bulk punchthrough [].</td>
<td>18</td>
</tr>
<tr>
<td>2.9</td>
<td>The n-channel, above pinch-off, showing the pinch-off point moving towards the source.</td>
<td>20</td>
</tr>
<tr>
<td>2.10</td>
<td>Cross-section of bulk silicon CMOS inverter showing vertical PNP and lateral NPN parasitic bipolar transistor forming a feedback loop [].</td>
<td>21</td>
</tr>
<tr>
<td>3.1</td>
<td>Scope of research work summarized into three modules: Fabrication, Electrical Characterization and Simulation.</td>
<td>27</td>
</tr>
<tr>
<td>3.2</td>
<td>Flowchart of research work implementation.</td>
<td>28</td>
</tr>
<tr>
<td>3.3</td>
<td>Wafer map showing path followed by prober from site 1 to site 52 for 52-site tests.</td>
<td>31</td>
</tr>
<tr>
<td>3.4</td>
<td>Model for Parametric Data Analyses.</td>
<td>31</td>
</tr>
<tr>
<td>3.5</td>
<td>MDR-4 Characterization Model for Sweep Data.</td>
<td>32</td>
</tr>
<tr>
<td>3.6</td>
<td>(i) Illustration of Bonded SOI substrate employed in fabrication (ii) Sketch of top view showing colour shades in contours due to thickness variation.</td>
<td>34</td>
</tr>
<tr>
<td>3.7</td>
<td>Silicon thickness (i) before thermal oxidation and (ii) after thermal oxidation, showing consumption of top silicon surface during</td>
<td>35</td>
</tr>
</tbody>
</table>
oxidation.

3.8 (i) Multilayer structure showing light-induced electric fields at layer boundaries (ii) A BSOI sample of reflectance data presented graphically by an interferogram (iii) 49-point scan position for monitoring X126 fabrication.

3.9 Block diagram of device characterization system.

3.10 Measurement setup for drain current vs. drain voltage data leading to threshold voltage characterization.

3.11 Programming flowchart (i) to obtain IDSVGS sweep data (ii) to calculate VT.

3.12 Off-state leakage current measurement setup.

3.13 Required data from IDS vs. VGS curves for the manual parameter extraction of $\sigma$.


3.15 Setup for drive current capability point measurement.

3.16 Output characteristics with positive slope in saturation demonstrating the channel length modulation parameter, $\lambda$.

3.17 Latchup Characterization (i) Test structure layout and physical cross-section as in MDR-2 (ii) The parasitic bipolar currents and its equivalent CMOS currents.

3.18 (i) Programming algorithm to obtain the required data $I_{\text{total}}$ vs. $V_p$ (ii) Measurement setup showing biasing plan.

3.19 : Parametric data measurement verification of 0.6 $\mu$m gate-length performance.

3.20 Sweep data measurement verification of Agilent 4073 setup described in Figure 3.14.

3.21 Initial grid specification superimposed on the final simulated structure, showing closer spacings at critical regions and sufficiently deep substrate for the purpose of allowing correct representation of diffusion behaviour simulation.

4.1 Pictures by Scanning Electron Microscopy showing silicon device layer thickness under the field oxide and the active region. The SOI wafer cleaved has been subjected to once of 720 nm sacrificial oxidation.
4.2 Difference in silicon device layer mean thickness after each sacrificial oxidation.

4.3 ATHENA Simulation results based on the well formation recipe, showing well concentration in the silicon device layer.

4.4 SEM picture of fully patterned SOI wafer #4 showing thicknesses of field oxide, bird's beak encroachment into the active region and silicon film beneath the LOCOS.

4.5 ATHENA simulation output structure showing half structure of patterned gate poly with the respective thicknesses.

4.6 SEM pictures showing satisfactory gate pattern transfer (i) CDSEM top view picture showing gate patterning after lithography (ii) Physical cross-section of SOI wafer.

4.7 ATHENA output simulation structure after the LDD anneal (i) the physical structure showing higher net doping concentration in the LDD region (ii) Phosphorus doping taken in the LDD region marked with the black vertical line in figure (i).

4.8 ATHENA output structure showing the formation of spacer after the process step of SiO2 deposition followed by RIE etch.

4.9 ATHENA output simulation results showing the formation of NMOS DDD Source/Drain with LDD structure after Source/Drain Anneal.

4.10 Doping profile of net concentration in the Source/Drain region based on ATHENA output simulation structure.

4.11 : SEM picture with the descriptions of main structures achieved from the fabrication of Lot X126.

5.1 NMOS VT vs. Site ITP scatter plot of SOI and bulk devices.

5.2 PMOS VT vs. Site ITP scatter plot of SOI and bulk devices.

5.3 NMOS VT vs. PMOS VT intrinsic transistor performance scatter plots of SOI and bulk devices.

5.4 NMOS Drive Current Capability vs. Site intrinsic transistor performance scatter plot of SOI and bulk devices.

5.5 PMOS Drive Current Capability vs. Site intrinsic transistor performance scatter plot of SOI and bulk devices.

5.6 NMOS IDS(on) vs. PMOS IDS(on) intrinsic transistor performance scatter plots of SOI and bulk devices.
5.7 Ratio NMOS to PMOS IDS(on) vs. Site for SOI and bulk devices.
5.8 NMOS Off-state leakage current vs. Site for SOI and bulk devices.
5.9 PMOS Off-state leakage current vs Site for SOI and bulk devices.
5.10 NMOS ILT vs. PMOS ILT for SOI and bulk devices.
5.11 Correlation of NMOS drive current capability, IDS(on), and threshold voltage, VT.
5.12 Correlation of PMOS drive current capability, IDS(on), and threshold voltage, VT.
5.13 Correlation between NMOS off-state leakage current, ILT, and drive current, IDS(on).
5.14 Correlation between PMOS off-state leakage current, ILT, and drive current, IDS(on).
5.15 Correlation between NMOS off-state leakage current, ILT, and threshold voltage, VT.
5.16 Correlation between PMOS off-state leakage current, ILT, and threshold voltage, VT.
5.17 5 selected sites from the middle section of the wafer map to undergo further sweep data acquisition.
5.18 NMOS manual VT parameter extraction based on sweep data of SOI without thickness adjustment.
5.19 PMOS manual VT parameter extraction based on sweep data of SOI without thickness adjustment.
5.20 Transfer characteristics of SOI devices with and without thickness adjustment together with bulk silicon control wafer.
5.21 Comparing SOI and bulk transfer characteristics by simulation.
5.22 Gate Transconductance vs. Gate Voltage of NMOS compared to PMOS of SOI without thickness adjustment.
5.23 Comparing effects of substrate on gate transconductance.
5.24 Subthreshold characteristics of NMOS and PMOS of SOI without thickness adjustment.
5.25 Comparing effects of substrate on subthreshold characteristics.
5.26 Drain-induced barrier lowering effects on log IDS vs. VGS of SOI and bulk NMOS device.

5.27 Drain-induced barrier lowering effects on log IDS vs. VGS of SOI and bulk PMOS device.

5.28 Data obtained from drain current-gate voltage sweep of SOI device for DIBL parameter extraction.

5.29 VT-VGS’ vs. VDS for NMOS DIBL Parameter extraction.

5.30 VT-VGS’ vs. VDS for PMOS DIBL Parameter extraction.

5.31 Linear regression on (VT – VT0) vs. (2q+VSB) data to extract the slope and intercept for body effect and Fermi potential parameter extraction.

5.32 NMOS Threshold voltage vs. channel length characteristics.

5.33 PMOS Threshold voltage vs. channel length characteristics.

5.34 Output Characteristics Drain Current vs. Drain Voltage of SOI and bulk NMOS devices with body contact.

5.35 Output Characteristics Drain Current vs. Drain Voltage of SOI and bulk PMOS devices with body contact.

5.36 Device output simulation results comparing effects on output characteristics with and without impact ionization of SOI device.

5.37 Device output simulation results comparing effects of impact ionization on output characteristics of SOI on bulk device.

5.38 Drain conductance vs. drain voltage of SOI and bulk NMOS device.

5.39 Drain conductance vs. drain voltage of SOI and bulk PMOS device.

5.40 Drain resistance vs. drain voltage of SOI NMOS device proving the negative conductance.

5.41 Drain resistance vs. drain voltage of bulk NMOS device.

5.42 Drain resistance vs. drain voltage of SOI and bulk NMOS device.

5.43 Magnified portion of drain current vs. drain voltage characteristics in saturation.

5.44 Device simulation output results comparing effects of lattice heating on output characteristics of SOI device.
5.45 Temperature variation in the physical cross-section of SOI device output structure [94].

5.46 NMOS punchthrough voltage extraction from drain current-drain voltage behaviour at 0 V Vgs.

5.47 PMOS punchthrough voltage extraction from drain current-drain voltage behaviour at 0 V Vgs.

5.48 Drain current vs. drain voltage of SOI and bulk NMOS with floating body.

5.49 Drain current vs. drain voltage of SOI and bulk PMOS with floating body.

5.50 Drain conductance vs. drain voltage with NMOS floating body device.

5.51 Drain conductance vs. drain voltage with PMOS floating body device.

5.52 Measured characteristics of SOI and bulk pnpn of 2/2 μm distance between n+/p+ to well edge.

5.53 N-well current investigation on SOI and bulk device of 2/2 μm n+/p+ to well edge distance.

5.54 Trigger current vs. n+ to p+ separation for SOI and bulk devices.

5.55 Holding voltage vs. n+ to p+ separation for SOI and bulk devices.
**LIST OF ABBREVIATION**

<table>
<thead>
<tr>
<th>Abbreviation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>BESOI</td>
<td>Bond-and-Etch-Back Silicon-On-Insulator</td>
</tr>
<tr>
<td>BJT</td>
<td>Bipolar Junction Transistor</td>
</tr>
<tr>
<td>BSOI</td>
<td>Bonded Silicon-On-Insulator</td>
</tr>
<tr>
<td>CMOS</td>
<td>Complementary Metal-Oxide-Semiconductor</td>
</tr>
<tr>
<td>CV</td>
<td>Capacitance-Voltage</td>
</tr>
<tr>
<td>DIBL</td>
<td>Drain-Induced Barrier Lowering</td>
</tr>
<tr>
<td>FDSOI</td>
<td>Fully-Depleted SOI</td>
</tr>
<tr>
<td>( g_D )</td>
<td>Drain Conductance</td>
</tr>
<tr>
<td>( g_m )</td>
<td>Gate Transconductance</td>
</tr>
<tr>
<td>( I_{DS} )</td>
<td>Drain Current</td>
</tr>
<tr>
<td>( I_{P^+} )</td>
<td>Current from PMOS source/diffusion region</td>
</tr>
<tr>
<td>IV</td>
<td>Current-Voltage</td>
</tr>
<tr>
<td>( L_g )</td>
<td>Gate length</td>
</tr>
<tr>
<td>LNPN</td>
<td>Lateral NPN bipolar transistor</td>
</tr>
<tr>
<td>MIMOS</td>
<td>Malaysian Institute of Microelectronics System</td>
</tr>
<tr>
<td>MOSFET</td>
<td>Metal-Oxide-Semiconductor Field-Effect-Transistor</td>
</tr>
<tr>
<td>NMOS</td>
<td>n-channel MOSFET</td>
</tr>
<tr>
<td>PDSOI</td>
<td>Partially-Depleted SOI</td>
</tr>
<tr>
<td>PMOS</td>
<td>p-channel MOSFET</td>
</tr>
<tr>
<td>( r_D )</td>
<td>Drain resistance</td>
</tr>
<tr>
<td>SIMOX</td>
<td>Separation by Implantation of Oxygen</td>
</tr>
<tr>
<td>SOI</td>
<td>Silicon-On-Insulator</td>
</tr>
<tr>
<td>VDS</td>
<td>Drain-to-Source Voltage</td>
</tr>
<tr>
<td>VFB</td>
<td>Flat-band Voltage</td>
</tr>
<tr>
<td>( V_{P^+} )</td>
<td>Voltage at PMOS source/drain diffusion region</td>
</tr>
<tr>
<td>VPNP</td>
<td>Vertical PNP bipolar transistor</td>
</tr>
<tr>
<td>( V_{PT} )</td>
<td>Punchthrough Voltage</td>
</tr>
<tr>
<td>( V_{SB} )</td>
<td>Source-to-Substrate Voltage</td>
</tr>
<tr>
<td>( V_T )</td>
<td>Threshold Voltage</td>
</tr>
<tr>
<td>( \gamma )</td>
<td>Body Effect Parameter</td>
</tr>
<tr>
<td>( \lambda )</td>
<td>Channel-Length Modulation Parameter</td>
</tr>
<tr>
<td>( \sigma )</td>
<td>DIBL Parameter</td>
</tr>
</tbody>
</table>
CHAPTER 1
INTRODUCTION

1.1 CMOS Technology Development Summary

The core structure in the Complementary Metal-Oxide-Semiconductor (CMOS) technology is the Metal-Oxide-Semiconductor Field Effect Transistor (MOSFET). This section provides a digest on the development of the MOSFET structure that promotes the progress of the CMOS technology making it the dominant logic technology in the electronics industry since the past three decades. The Silicon-On-Insulator (SOI) CMOS technology forms part of the picture in an effort to fuel the growth of CMOS technology.

1.1.1 Evolution of the MOSFET

In pursuit of better performance and to satisfy the requirements of a wide variety of applications, the MOSFET goes through evolutionary changes involving scaling down of device dimensions and device architecture modification since its invention half a century ago. Guided by the scaling theory [1], downsizing CMOS achieves higher packing density, higher speed and lower power [2]. Exploring altered transistor structures and material modifications on the other hand seeks solutions to allow shorter channel length or to accomplish improved performance for a given channel length [3]. In relation to successfully accomplishing improved packing density, Moore's Law predicted the number of components per chip would double every one to two years that was proven in the technology trend for the next 25 years [4]. The smallest transistor built in 1965 had a channel length of 25 μm [5]. In 1999, it was predicted that between 2003 and 2006, transistors with a minimum channel
length of 0.05 \( \mu m \) would be fabricated with the accompanying lower power-supply of 1.2 V and lower threshold voltage near 0.25 V [6]. Confirming the prediction in 2001, 50 nm gate length transistors for embedded processor core applications was reported [7].

The CMOS industry issues 15-year forecasts of technology roadmaps to project future trends and to identify potential roadblocks in order to focus on the needs and develop timely solutions [8]. The most recent published projection to date, the 2001 International Technology Roadmap for Semiconductors [9], presents the technology trend projection up to year 2016 with a targeted physical gate length of 9 nm and 11 nm for high performance logic and low operating logic power requirements respectively. Some of the important challenges highlighted by the 2001 ITRS are in the front-end process referring to the fabrication of the MOSFET transistors [10]. Among the expected barriers include important physical phenomena such as gate-to-channel, body-to-drain and source-to-drain tunnelling currents [11]-[12], severe short channel effects [13]-[14] and problems associated with wiring [15].

Among the proposed solutions to achieve the 2001 ITRS projection [16] require device architecture modifications in order to allow further scaling at room temperature without reduction in performance improvement rate [17]. The most recent of the state-of-the-art research efforts include exploring gate insulator material with higher dielectric constant [18] and non-classical device structures such as ultra-thin body Silicon-On-Insulator (SOI), band-engineered transistors incorporating SiGe or strained silicon channel and double-gate/surround-gate devices as shown in Table 1.1.
Table 1.1: Non-classical CMOS demonstrating device architectural modification aiming towards higher performance, higher transistor density and lower power dissipation. [19]

<table>
<thead>
<tr>
<th>Device</th>
<th>Schematic Cross-Section</th>
<th>Concept</th>
<th>Advantages</th>
</tr>
</thead>
<tbody>
<tr>
<td>ULTRA-THIN BODY SOI</td>
<td></td>
<td>Fully Depleted SOI</td>
<td>- Improved subthreshold slope</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- $V_t$ controllability</td>
</tr>
<tr>
<td>BAND-ENGINEERED TRANSISTOR</td>
<td></td>
<td>SiGe or strained Si channel</td>
<td>- Higher drive current</td>
</tr>
<tr>
<td></td>
<td></td>
<td>bulk or SOI</td>
<td>- Bulk and SOI compatible</td>
</tr>
<tr>
<td>VERTICAL TRANSISTOR</td>
<td></td>
<td>Double-gate or surround-gate structure</td>
<td>- Higher drive current</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- Lithography Independent $L_g$</td>
</tr>
<tr>
<td>FINFET</td>
<td></td>
<td></td>
<td>- Improved subthreshold slope</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- Improved short channel effect</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- Stacked NAND</td>
</tr>
<tr>
<td>DOUBLE-GATE TRANSISTOR</td>
<td></td>
<td></td>
<td>- Higher drive current</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- Improved subthreshold slope</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- Improved short channel effect</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- Stacked NAND</td>
</tr>
</tbody>
</table>

1.1.2 SOI CMOS Technology

The Silicon-On-Insulator MOSFET structure is one of many device architectural modifications that have caught the attention of the CMOS industry since the late 1970s. The initial motivation towards the implementation of the structure is based on its radiation hard properties, orienting the application of SOI devices towards space and military purposes [20]. From the 80s onwards, the trend of SOI research is directed towards low-voltage, low-power and high-speed properties and applications [21].

SOI technology leads to steeper subthreshold slope, absence of CMOS latchup, smaller off-state leakage current and reduced parasitic capacitances [22] leading to
improved speed-power products. Added advantage with SOI design is the versatility of SOI structure design owing to additional physical parameters available for manipulation towards optimized scaling [23]. Furthermore, SOI enables increased chip functionality without the cost of major process equipment changes involving higher resolution lithography tools. Contemporary SOI applications encompass CMOS VLSI circuits, bipolar, power, Broadband LANs, micro-displays and MEMS circuits [24].

Cost factor involved in SOI substrate fabrication is an obstruction for the migration from bulk silicon to SOI technology. However, recent developments have shown that several semiconductor companies have begun to produce SOI devices commercially in moderate volumes to benefit from the potential gains [25]. Further device design making full use of the SOI substrate raises the possibility of reducing process steps thus compensating the cost increase.

1.2 Research Objectives

Despite the fiscal implication being a barrier to the implementation of SOI research, the interest of local microelectronics industry to venture the possibilities of SOI technology would be inevitable. For this research effort, the research work is implemented in MIMOS Berhad that runs the first wafer fabrication facility in Malaysia. This is the first fabrication attempt involving SOI substrates on the MIMOS production line. As SOI technology research work has yet to be reported in Malaysia, the strategy adopted would be to implement an existing bulk silicon technology to SOI substrates whilst maintaining its compatibility, only allowing