UPM Institutional Repository

Design of a testchip for low cost IC testing.


Citation

Ali, Liakot and Sidek, Roslina and Aris, Ishak and Mohd Ali, Mohd Alauddin (2009) Design of a testchip for low cost IC testing. Intelligent Automation and Soft Computing, 15 (1). pp. 63-72. ISSN 1079-8587

Abstract

With the continuous increase of the integration densities and complexities, the problem of testing integrated circuits has become much more acute and needs an economic solution with reliable performance. This paper presents the design of a TESTCHIP implementing a multiple polynomial, multiple seed based mixed-mode test technique. Fault simulation experiments on benchmark circuits show that the TESTCHIP is capable of detecting 100% of the faults using a much lower number of test vectors than in the approaches attempted by the other researchers. It also offers lower data storage requirements than that of conventional ATE. The TESTCHIP is capable of testing combinational circuits as well as sequential circuits with scan-path facilities.


Download File

[img]
Preview
PDF (Abstract)
Design of a testchip for low cost IC testing.pdf

Download (84kB) | Preview

Additional Metadata

Item Type: Article
Divisions: Faculty of Engineering
DOI Number: https://doi.org/10.1080/10798587.2009.10643016
Publisher: Taylor & Francis
Keywords: Testchip; IC testing.
Depositing User: Fatimah Zahrah @ Aishah Amran
Date Deposited: 29 Dec 2013 03:40
Last Modified: 23 Nov 2015 01:56
Altmetrics: http://www.altmetric.com/details.php?domain=psasir.upm.edu.my&doi=10.1080/10798587.2009.10643016
URI: http://psasir.upm.edu.my/id/eprint/17691
Statistic Details: View Download Statistic

Actions (login required)

View Item View Item